PRICES include / exclude VAT
Current revisionReleased: 01.11.2022
IPC-J-STD-075 - Revision A
Classification of Passive and Solid State Devices for Assembly Processes
Format
Availability
Price and currency
English Secure PDF
Immediate download
Non-printable
96.05 EUR
English Hardcopy
10-14 days
144.08 EUR
View table of Contents
| Standard Number: | IPC-J-STD-075 - Revision A |
| DOD Adopted: | No |
| ANSI Approved: | No |
| Revision: | A |
| Released: | 01.11.2022 |
| Pages (English): | 26 |
DESCRIPTION
EIA/IPC/JEDEC J-STD-075 picks up where J-STD-020 left off by providing test methods to classify worst-case thermal process limitations for electronic components. Classification is referenced to common industry wave and reflow solder profiles including lead-free processing. The classifications represent maximum process sensitivity levels and do not establish rework conditions or recommended processes for an assembler. IPC JEDEC J-STD-075A outlines a process to classify and label non-semiconductor electronic component’s Process Sensitivity Level (PSL) and Moisture Sensitivity Level (MSL) consistent with the semiconductor industry’s classification levels (J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Devices and J-STD-033, Handling, Packing, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices). Developed by ECIA, IPC and JEDEC.
Related products
English Secure PDF
Immediate download
Non-printable
94.35 EUR
English Hardcopy
10-14 days
141.53 EUR
Japanese Secure PDF
Immediate download
Non-printable
131.75 EUR
Japanese Hardcopy
10-14 days
197.63 EUR
Chinese Secure PDF
Immediate download
Non-printable
94.35 EUR
Chinese Hardcopy
10-14 days
141.53 EUR
English Secure PDF
Immediate download
Non-printable
94.35 EUR
English Hardcopy
10-14 days
141.53 EUR
Japanese Secure PDF
Immediate download
Non-printable
131.75 EUR
Japanese Hardcopy
10-14 days
197.63 EUR
Spanish Secure PDF
Immediate download
Non-printable
94.35 EUR
Spanish Hardcopy
10-14 days
141.53 EUR
