PRICES include / exclude VAT
Homepage>IEEE Standards>31 ELECTRONICS>31.200 Integrated circuits. Microelectronics>IEEE 1149.10-2017 - IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture
Sponsored link
Released: 28.07.2017

IEEE 1149.10-2017 - IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture

IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture

Format
Availability
Price and currency
English PDF
Immediate download
117.61 USD
English Hardcopy
In stock
144.93 USD
Standard number:IEEE 1149.10-2017
Released:28.07.2017
ISBN:978-1-5044-3995-4
Pages:96
Status:Active
Language:English
DESCRIPTION

IEEE 1149.10-2017

This standard defines a high speed test access port for delivery of test data, a packet format for describing the test payload, and a distribution architecture for converting the test data to/from on-chip test structures. The standard re-uses existing high speed I/O (HSIO) known in the industry for the high speed test access port (HSTAP). The HSIO connects to an on-chip distribution architecture through a common interface. The scope includes the distribution architecture test logic and packet decoder logic. The objective of the distribution architecture and packet decoder is that it can be readily re-used with different integrated circuits (ICs) that host different HSIO technology, such that the standard addresses as large a part of the industry as possible. The scope includes IEEE 1149.1 Boundary-Scan Description Language (BSDL) and Procedural Description Language (PDL) documentation, which can be used for configuring a mission mode HSIO to a test mode compatible with the HSTAP. The same BSDL and PDL can then be used to deliver high-speed data to the on-chip test structures.



New IEEE Standard - Active. Circuitry that may be built into an integrated circuit to assist in the test, maintenance, and support of assembled printed circuit boards, assembled multi-die packages, and the test of die internal circuits is defined in this standard. The circuitry includes a high-speed TAP (HSTAP) with a packet encoder/decoder and distribution architecture through which instructions and test data are communicated. The standard leverages the languages of IEEE Std 1149.1™ to describe and operate the on-chip circuits.